Parametrization as SSI master

Notice

Possible impairment of devices!

If the object 0x80n8:11 “CRC polynomial” is set to “0”, the data transmission is not CRC secured anymore. Therefore wrong counter values may not be detected by the encoder!

The SSI frame structure is following:

Position

[max. 64 Bit]

Offset LSB Bit
(optional)

Error [1Bit]
(optional)

Warning [1Bit]
(optional)

Multiturn data

Singleturn data

Optional

Status Bits, disabled per default

0x80p8:15
Multiturn

0x80p8:16
Singleturn

0x80p8:17
Offset LSB Bit (right aligned)

0x80p8:02
Disable Status Bits = TRUE (default for SSI mode); bits will not be analyzed separately

Are additional bits in the SSI frame available (e.g. parity bit or power good bit), and should these bits be blended out, offset bits (0x80p8:17) can be set. The position data is than shifted by the number of the offset bits.